# The control and measurement of high power high-gradient acceleration structures\*

WANG Guo-Lin (王国林), ZHANG Jun-Qiang (张俊强), LI Lin (李林), FANG Wen-Cheng (方文程), and GU Qiang (顾强)<sup>†</sup>

Shanghai Institute of Applied Physics, Chinese Academy of Sciences, Shanghai 201800, China

(Received December 18, 2014; accepted in revised form January 14, 2015; published online June 20, 2015)

Conditioning an accelerating structure is important, and its performance is limited by breakdown and vacuum degradation, hence the necessity of finding problem in the conditioning. In order to save time, a judging process built in the firmware layer is applied in this paper. The system using the embedded algorithm in the Field Programmable Gate Array (FPGA) locates the position of breakdown and displays the result in the user interface. Also, the system has the functions of automatic conditioning and interlock protection, which are useful during the conditioning process of an S-band accelerating structure.

Keywords: Conditioning, Location of breakdown, Automation and Interlock protection, FPGA

DOI: 10.13538/j.1001-8042/nst.26.030102

### I. INTRODUCTION

Acceleration structures of high gradient and high repetition rate, and the control and measurement in high-power tests of high-gradient acceleration structures, are important in developing compact linacs [1-3]. The RF systems of linactesting facilities at CLIC, Spring-8, SNS etc., benefit from the use of automatic control. These controllers are basically implemented in hardware to achieve signal acquisition, and the C, C++, JAVA or other programming language for selfdeveloping software or other software are used in data analysis [4]. But still, it is hard to find a breakdown location in real time. This paper is aimed at implementing the collected data waveforms in field programmable gate arrays (FPGA) to spot a specific breakdown location in real time. This saves time in solving problems of hardware malfunction of a linac. The conditioning process can be terminated soon, with increased safety and accuracy in conditioning the high-gradient accelerating structure.

#### II. HARDWARE

The PCI eXtensions for Instrumentation (PXI) bus framework including the ICS-572B board and the RF front with LLRF (low level radio frequency) is shown in Fig. 1 [5–7]. It is a virtual instrument released by National Instruments (NI) in 1997, and is suitable for testing acceleration structure [8]. The ICS-572B board is equipped with two ADC (AD6645) sampling frequencies of up to 105 MHz, which can simultaneously sample the input and reflected signals of the acceleration structure. It contains the high-performance of Xilinx Virtex-II FPGA. The amount of logic gates is up to six million, being in full compliance with the design requirements. It includes also a PCI bus interface in specifications meeting PCI2.2 at speed of 66 MHz/64-bit. Thus, the data communication between the underlying hardware and upper software is well achieved. According to the project requirements, two PXI-5122 data acquisition boards in 100 MHz sampling rate are added.

As shown in Fig. 2, the test platform for high-power Sband accelerating structures is mainly composed of a 45 MW klystron and a SLAC accelerating structure [9, 10]. On the ICS-572B, the DAC output signal is of 25.6 MHz. The frequency of downstream RF front-end is 2997.924 MHz, i.e., the amplifier input. The maximum output power of the state amplifier, which provides input signal to the klystron, is about 1000 W. The output and reflected signals of the klystron, together with the input and output signals of the accelerating structure, and the ICT signal, are displayed and stored in the ICS-572B and PXI-5122 boards [11]. The user interface of the experimental platform is LABVIEW, from which we can set experimental data and display the waveforms. Once the reflected power increases suddenly and exceeds the threshold, the output of DAC module will be reduced to zero to protect the klystron from damage. This kind of protection function is also included in the user interface. In addition, the system can automatically record the reflected signal waveform when breakdown happens.



Fig. 1. (Color online) The framework for testing acceleration structure based on PXI.

<sup>\*</sup> Supported by the National Natural Science Foundation of China (No. 11305245)

<sup>&</sup>lt;sup>†</sup> Corresponding author, guqiang@sinap.ac.cn



Fig. 2. (Color online) Block diagram of the hardware of the testing platform.



Fig. 3. (Color online) Block diagram of the software of the test platform.

### III. SOFTWARE

The software includes three core modules: auto conditioning, interlock protection and breakdown locating. As shown in Fig. 3, I and Q value of the input and reflected signals can be obtained after down-conversion [12], AD sampling and FIR filter. Then, their amplitude can be obtained by using the CORDIC algorithm [13, 14].

#### A. The automatic conditioning module

Input amplitude of the accelerating structure can be adjusted automatically according to the breakdown numbers in a specified period of time, and the maximum or minimum amplitude of the signal can be imputed manually in the user interface [15]. In the specified period of time, under the threshold of breakdown number, the input amplitude is increased, and decreased otherwise. The variation is limited to the maximum and minimum value set by the system.

#### B. Interlock protection module

This module detects the power of reflected signal and the vacuum in real time. When the number of breakdown in the accelerating structure exceeds the threshold and the vacuum degrades, the input power of the DAC shall be cut off immediately to protect the system from damage. Figure 4 is the execution procedure of the algorithm [16].

### C. The location of breakdown module

The algorithm is based on the difference between the falling edges of the incident and reflected signals to locate the breakdown position [17]. When a breakdown occurs, the subsequent RF signal can hardly pass through the acceleration structure back and forth. The system recognizes the falling edge of the incident and reflected signals inside the FPGA [18], and calculates the time difference (t) by means of the counter.



Fig. 4. (Color online) Arithmetic diagram of the interlock protection.

The group velocity equation in the S-band accelerating structure is written as Eq. (1)

$$v_{\rm g} = (\omega/Q) \left[ l - \left( 1 - e^{-2\tau} \right) z \right] / (1 - e^{-2\tau}),$$
 (1)

where, l and Q are total length and quality factor of the acceleration tube, respectively;  $\omega$  is the frequency; z is the displacement distance from the origin; and  $\tau$  is the attenuation constant. Let  $A = \omega l/[Q(1 - e^{-2\tau})]$  and  $B = \omega/Q$ , Eq. (1) can be converted to Eq. (2)

$$z = At/(2+Bt).$$
 (2)

In conditioning an S-band acceleration structure, with given values of z and Q, the group velocity can be calculated easily. Then, using Eq. (2), a lookup table can be made to correspond the relationship between the time when the microwave arrives at each cell and the distance z. So the actual position of breakdown in the accelerating structure can be located against the lookup table, with known value of time (t). Fig. 5 is the principle diagram of the location of breakdown.



Fig. 5. (Color online) Principle diagram of locating the breakdown position.

## IV. THE EXPERIMENT OF CONDITIONING S-BAND ACCELERATION STRUCTURE

The S-band acceleration structure was tested on the platform. In practical operation, the accelerating gradient is supposed to reach 18 MV/m with about 10 Hz petition rate. Before the experiment, it was desirable to provide the klystron with 340 W, 3 µs wide RF excitation signal according to design requirements, and to increase the voltage of the modulator to 5 kV. The width of output pulse of the klystron was set to 0.5 µs by adjusting the output of solid-state amplifier. The voltage was increased by 0.5 kV every 10 min. The vacuum interlock point was set to  $1 \times 10^{-5}$  Pa and the recovery point was  $5 \times 10^{-6}$  Pa. The output and reflected of the klystron, together with the input and output of the accelerating structure were detected by the ICS-572B and PXI-5122.

If the power was conditioned to 20 MW, the modulator output should be decreased to zero. In the experiment, the power could be conditioned to 20 MW at RF pulse width of 0.5, 1.0, 1.5 and  $3.0 \,\mu$ s. Figure 6 shows the location of breakdown of these cases.



Fig. 6. (Color online) The distribution of location of breakdowns in different cases.

Owing to limited hardware conditions, precision of the system is about four cells length, because the sampling frequency (105 MHz) of the ICS-572B board is not enough to locate the breakdown position to one cell. As we know, the effect of attenuation of the reflected signal along the structure may introduce a bias in the analysis. But in most cases, we can confirm the occurrence of breakdown when amplitude of the reflected signal exceeds the threshold value in spite of the existence of the attenuation.

TABLE 1. Breakdown rate at different output powers (pulse width,  $3 \mu s$ ; trigger frequency, 10 Hz)

| Power (MW) | Time (s) | Breakdown rate ( $e^{-5}$ ) |
|------------|----------|-----------------------------|
| 20         | 64 200   | 4.67                        |
| 30         | 86 400   | 26.6                        |
| 36         | 25 200   | 158.7                       |

The breakdown rates were monitored at the output powers of 20, 30 and  $36 \,\text{MW}$ . The resulting data are given in Table 1.



Fig. 7. (Color online) The distribution of breakdowns in breakdown rate testing.

The breakdown rate is higher at output power of 36 MW. According to the breakdown distribution in Fig. 7, most of the breakdowns occurred in cell numbers within 80–90. So we checked up of those cells, and found cell 89 was impaired.

#### V. CONCLUSION

The testing platform realized the detection of the breakdown position by means of a real-time, fast and accurate field programmable gate array (FPGA). The system not only locates the position of breakdown, but also displays the results in real time. If the breakdowns occur continuously in the same position, it is easy to find the problems and analyze the issues immediately, being of help in protecting the accelerating structures from damage.

- Wang J W and Loew G A. Progress report on new RF breakdown studies in an S-band structure at SLAC. Proceedings of the 12<sup>th</sup> IEEE Particle Accelerator Conference, 1987, 1854– 1856.
- [2] Yang T Y, Wen W, Yin G Z, et al. Introduction of the Xray diffraction beamline of SSRF. Nucl Sci Tech, 2015, 26: 020101. DOI: 10.13538/j.1001-8042/nst.26.020101
- [3] Dehler M, Jones R M, Kroll N M, *et al.* Design of a 30 GHz damped detuned accelerating structure. Proceedings of the17<sup>th</sup> IEEE Particle Accelerator Conference (PAC97), Vancouver, Canada, May 12–16, 1997.
- [4] Assmann R W. A 3 TeV e<sup>+</sup> e<sup>-</sup> Linear Collider Based on CLIC Technology. Proton Synchrotron Division, Geneva: CERN 2000. DOI: 10.5170/CERN-2000-008
- [5] Zhao Y B,Yin C K, Zhang T X, *et al.* Digital prototype of LLRF system for SSRF. Chinese Phys C, 2008, **32**: 758–760. DOI: 10.1088/1674-1137/32/9/015
- [6] Li X, Sun H, Long W, *et al.* Design and performance of the LLRF system for CSNS/RCS. Chinese Phys C, 2015, 39:027002. DOI: 10.1088/1674-1137/39/2/027002
- [7] Wen L H, Wang X W, He Y, *et al.* R&D of an LLRF control system for a 162.5 MHz radio frequency system. Chinese Phys C, 2013, **37**: 087004. DOI:10.1088/1674-1137/37/8/087004
- [8] Khan T A, Kaftoosian A, Foudeh D. Digital low level RF for SESAME. Synchrotron-light for Experimental Science and Applications in the Middle East, 2010.
- [9] Jia W H, Ma S W, Zheng L F. The control system for watercooled DCMS in SSRF. Nucl Sci Tech, 2015, 26: 020103. DOI: 10.13538/j.1001-8042/nst.26.020103

- [10] Yao C G. Electron Linear Accelerator. Beijing: Science Press, 1986. (in Chinese)
- [11] Liu B, Wang X T, Chen J H, et al. Precise Laser-beam Synchronization for Shanghai Deep-Ultraviolet Free-Electron Laser. High Power Laser Part Beam, 2013, 25: 1265–1269. DOI: 10.3788/HPLPB20132505.1265
- [12] Liu R, Wang Z, Pan W M, *et al.* FPGA-based amplitude and phase detection in DLLRF. Chinese Phys C 2009, **33**: 594– 598. DOI: 10.1088/1674-1137/33/7/017
- [13] Andraka R. A survey of CORDIC algorithms for FPGA based computers. FPGA' 98 Proceedings of the 1998 ACM/SIGDA Sixth International Symposium on Field Programmable Gate Arrays, 1998, 191–200. DOI: 10.1145/275107.275139
- [14] Eklund N. CORDIC: Elementary function computation using recursive sequences. Electronic Proceedings of the Eleventh Annual International Conference on Technology in Collegiate Mathematics, New Orleans, Louisiana, Nov. 19–22, 1998.
- [15] Dubrovskiy A, Rodríguez J A. An Automatic Control System for Conditioning 30 GHz Accelerating Structures. The 11<sup>th</sup> European Particle Accelerator Conference, Genoa, Italy, Jun. 23– 27, 2008, 1541–1543.
- Shen S R, Li X, Zhang C L, *et al.* Simulation experiment on low-level RF control for dual-harmonic acceleration at CSNS RCS. High Power Laser Part Beam. 2013, 25: 2986–2990. DOI: 10.3788/HPLPB20132511.2986
- [17] Greiner W. Classical electrodynamics. Springer New York, 1999, DOI: 10.1007/978-1-4612-0587-6
- [18] Wang Z L, Wang G Y, Bao X L. Design and FPGA implementation of a new hyperchaotic system. Chinses Phys B, 2008, 17: 3596–3602. DOI: 10.1088/1674-1056/17/10/011