# PoS

# Implementation of a High Resolution Time-to-Digital Converter in a Field Programmable Gate Array

Cahit Ugur<sup>\*a</sup>, Eugen Bayer<sup>b</sup>, Nikolaus Kurz<sup>c</sup> and Michael Traxler<sup>c</sup>

<sup>a</sup>Helmholtz-Institut Mainz Mainz, Germany E-mail: ugur@kph.uni-mainz.de <sup>b</sup>Department for Digital Electronics, University Kassel Kassel, Germany E-mail: e.bayer@gsi.de <sup>c</sup>GSI Helmholtz Centre for Heavy Ion Research Darmstadt, Germany E-mail: n.kurz@gsi.de, m.traxler@gsi.de

> A 16-channel Time-to-Digital Converter (TDC) was implemented in a general purpose Field-Programmable Gate Array (FPGA), a re-programmable digital chip. RMS and the time resolution of different channels are calculated for one clock cycle (5 ns) interval and a minimum of 10.3 ps RMS on two channels is achieved, which yields to a time resolution of 7.3 ps (10.3 ps/ $\sqrt{2}$ ) on a single channel. The TDC can be used in Time-of-Flight, Time-over-Threshold, drift time measurement applications as well as many other measurement with specific Front-End Electronics (FEE), e.g. charge measurements with charge-to-width (Q2W) FEE. The re-programmable flexibility of FPGAs also allows to have application specific features, e.g. trigger window, zero dead time etc.

50th International Winter Meeting on Nuclear Physics 23-27 January 2012 Bormio, Italy

# \*Speaker.

# 1. Introduction

High precision time measurements are essential elements of many applications including physics experiments involving charged particle identification, e.g. Time-of-Flight (ToF). The precision of the measurement directly correlates to the ability to discriminate between different types of particles. Additional necessary measurements in physics experiments, such as Time-over-Threshold (ToT) and drift time measurement applications, also require high precision time measurement. With specific Front-End Electronics (FEE) it is also possible to do many other measurements, e.g. charge measurements with Charge-to-Width (Q2W) FEE.

The module developed at GSI Helmholtz Centre for Heavy Ion Research Darmstadt for precise time measurement, TRB2 [1] (Figure 1), uses ASIC TDCs designed at CERN [2]. Although this module has been used successfully for many experiments, e.g. PANDA DIRC, HADES, over the past years, there are obstacles to continuing with this module. As indicated in [3], the limited time resolution (40 ps) and limited availability of the HPTDC are a couple of these obstacles. These limitations have directed the research towards TDCs in FPGAs, which have high precision, low cost and short development time.

Various methods, including time stretching, time interpolation, ring oscillator and Vernier methods are used for TDC designs in FPGA and a review of methods is given in [4]. These designs [5, 6, 7, 8] had time resolutions between 45 ps and 1.3 ns. Recent developments [9, 10, 11] have proved that it is also possible to reach higher time resolutions with the Tapped Delay Line (TDL) method [4]. Time resolutions less than 15 ps were achieved with lab tests using various FPGAs. Based on these experiences it was decided to build a successor of the TRB2 based on TDCs in FPGAs: TRB3 (Figure 1b). The development of this board is still ongoing.



(a) TRB2

(b) TRB3

**Figure 1:** Time-to-Digital Converter Readout Boards: (a) TRB2, with ASIC TDCs, (b) TRB3, with TDCs to be implemented in FPGAs.

## 2. Architecture of the TDC



Figure 2: Diagram of a TDC channel.

The channel architecture of the designed TDC consists of a fine time measurement block, a coarse counter with granularity of 5 ns, an encoder for the conversion of the result to binary number and a First-In-First-Out (FIFO) memory block for data storage. A block diagram of the designed TDC is shown in Figure 2.

In each TDC channel the measurement result of the fine time measurement block is converted to a binary number in the encoder and saved in the FIFO with a coarse time

flag. The time interval between different signals measured at different channels can be calculated by simply taking the difference of the relevant measurement results. In Figure 3 an example of two signals, their coarse and fine time values and the calculation of the time interval between these signals are shown.



Figure 3: (a) Illustration of two time measurements and (b) calculation of the time interval between them.

#### 2.1 Fine Time Measurement

For fine time measurements the Tapped Delay Line (TDL) method is used. This method is based on a delay path with delay elements, which have similar propagation delays. With the start signal the propagation along the delay line starts and with the stop signal the output of each delay element is latched (Figure 4a). The location of the propagating signal along the delay line defines the fine time measurement between the start and stop signals.

The delay line is realised on the dedicated carry chain structure of the Lattice FPGA using the 4-bit Look Up Tables (LUT) and registers, as delay elements and as latches respectively. In Figure 4c the diagram of a slice with 2 LUTs and 2 registers is shown.

In our design each LUT is programmed as a 1-bit full adder and a delay chain is created as an N bit adder (Figure 4b). All bits of one of the operands are set as '1' and the other operand as '0' except the first bit. The start (hit) signal is assigned to the first bit. As soon as the hit signal arrives to the TDC, starting from the first full adder, the result bit changes to '0' and a carry signal is sent to the adjacent full adder. When the stop signal is sent, the outputs of the full adders are latched and the number of zeros defines the location of the propagating carry signal. In our design, the stop signal is defined as the next rising edge of the system clock after the start signal. As the maximum



**Figure 4:** Look Up Tables programmed as full adders along the carry chain are used as delay elements of Tapped Delay Line and their outputs are registered at the registers located at the same slice.

time interval to be measured by the fine time counter is one clock cycle, the total propagation time of the carry signal, along the delay line, has to be longer than a clock period. Manual placement of the delay elements and the corresponding registers are done in order to achieve a uniform delay along the line.

## 2.2 Effects of the FPGA Architecture

As the uniformity of the propagation delays of the delay elements and the propagation delays from the delay elements to the latches are very important for the precision of the TDC, the architecture of the FPGA used and the placement of the channels in the FPGA have great importance. While some non-uniformity can be handled with careful placement in the FPGA, some related to the FPGA architecture can not be omitted.

The primary and secondary clock distribution lines run between specific columns of Programmable Functional Units (PFUs)<sup>1</sup> causing longer delay paths between the adjacent PFUs (Figure 5a). This longer delay path creates an Ultra Wide Bin (UWB) as shown in Figure 5b. With careful placement of the delay line this wide gap between the PFUs is avoided.

The main non-uniformity is caused by the non-uniform propagation delay between the LUTs. In Figure 6 the block diagram of a PFU with 4 slices and the relative bin width of these LUTs are shown. The longer connections between the adjacent slices and the adjacent PFUs cause wider bins and lower resolution.

In order to increase the sensitivity of the UWBs and reduce their bin widths the Wave Union Launcher (WUL) [14] is implemented. Using this method makes it possible to have two measurements for the same hit signal using the same carry chain, effectively dividing the UWBs into smaller bins. The result decreases the maximum bin width and the average bin width and therefore decreases the RMS of each channel. Also, as two measurements are used in order to calculate the RMS, the resolution is automatically decreased by a factor of  $\sqrt{2}$ .

<sup>&</sup>lt;sup>1</sup>PFU is one of the logic block kinds used in the Lattice ECP2M and ECP3 FPGA architectures. PFU contains the building blocks for logic, arithmetic, RAM and ROM functions.[13]



**Figure 5:** (a) Large propagation delay due to long routing between two adjacent PFUs causes an UWB. (b) Width distribution of the bins with an UWB.



Figure 6: (a) Programmable Functional Unit of Lattice FPGA.[13] (b) Bin width pattern of a PFU.

## 3. Test Results

A test board [15] with a Lattice ECP2M50E FPGA with 50K LUTs is used in order to test the performance of the designed TDC. 16 TDC channels are implemented in the test FPGA. The tests are done at room temperature. Statistical code density test and statistical test method are used in order to define the bin width distribution and the resolution of the TDC. For mean time measurements precise time intervals created by different cable lengths are measured. The coarse counter operates at 200 MHz frequency having 5 ns granularity. For this period, the active delay elements in the tapped delay line is around 270 for two transitions. As the jitter caused by the clock is high enough to affect the resolution of the TDC, time measurements within 1 clock cycle are the focus of the tests.

#### **3.1 Time and Non-Linearity Measurements**

A random signal, which is not correlated with the system clock of the TDC, is applied to a channel of the TDC and the histogram of the fine time measurements is created. For each histogram at least 500 000 measurements are made. If the total hits in the histogram ( $H_T$ ) and the period of the system clock (P) are known, using the hits of each bin ( $H_n$ ) the bin width ( $BW_n$ ) can be calculated

[14] as:  $BW_n = P * H_n/H_T$ . The bin widths of the TDC are calculated for 1 transition (without the WUL) and 2 transitions (with the WUL) (Figure 7).



Figure 7: Bin width histogram for (a) single and (a) double transitions.

The implementation of two transitions divides the UWBs into smaller bins as expected. As it can be seen in Figure 7, the implementation of two transitions reduces the average bin width to  $\sim 10$  ps from  $\sim 20$  ps and the maximum bin width to 35 ps from 45 ps. The fluctuation in the bin width is again the result of the non-uniformity of the routing along the carry chain line.

The resolution of the TDC is calculated by measuring a fixed time interval using two channels over 2 000 000 times and calculating the statistical error of the measurements. The resolution calculations are done after calibration. The fixed time interval is created by applying the same hit signal to two channels over two cables with different lengths. The RMS of the time interval measurements with 1 transition is calculated as 14.82 ps. The RMS of the time interval measurements reduced approximately by the factor of  $\sqrt{2}$  for the TDC with 2 transitions is 10.24 ps. As this is the statistical error of two channels together, the statistical error, resolution, of one TDC channel is 10.24  $ps/\sqrt{2} = 7.2 \ ps$  RMS. The resolution of the TDC with single and double transitions can be seen in Figure 8.



Figure 8: Time interval resolution of TDC with (a) single and (b) double transitions.

The single shot precision of the designed TDC can be measured by the differential nonlinearity (DNL) of the bins (Figure 9a). The DNL values of the bins are between 2,74 and -0,96 LSB. The INL values of the bins are between 9 and -0,5 LSB (Figure 9b). The high DNL and INL values are caused by the UWBs, which are different than the other TDC implementations. Using multiple transitions in the delay line (multiple measurements) will decrease the effect of the UWBs on the DNL and INL.



Figure 9: The (a) differential and (b) integral non-linearity of the TDC.

For the mean time measurements test different time intervals are measured with the double transition TDC. The time intervals are created by increasing the signal propagation delay to one of the channels using 3 cm longer cable for each measurement. For each 3 cm increase in the cable we observed a shift of 150 ps in the mean time (Figure 10). This result is considered to be valid, as we know the propagation delay of a signal over a 1 m twisted pair cable is approximately 5 ns [16].



Figure 10: The shift of measured mean time with 3 cm cable length increase.

#### 3.2 Resource Usage and Some Important Parameters

Although around 270 active delay elements are needed in the tapped delay line at room temperature, the channels are implemented with 320 delay elements in order to compensate any temperature or voltage change. For the worst case scenario the propagation delay on one delay element is 90 ps [13]. The minimum delay value of the simulation model is 25 ps. Time resolution of  $\sim 11$  ps is achieved with the measurements using two channels. For 16 channels approximately 20 000 LUTs are used. The maximum and average bin width size of the TDC are 34 ps and  $\sim 10$  ps respectively. Maximum latency of the TDC is less than 45 ns and the dead time is 30 ns.

# 4. Summary & Outlook

A 16 channel TDC is implemented in a Lattice ECP2M50E FPGA using tapped delay line method. The wave union launcher is used to reduce the average bin size and subdivide the wide bins. Time resolution tests are done for 1 clock cycle (5 ns) and a maximum time resolution of 7.2 ps RMS is achieved on one channel. Average bin width of the TDC is  $\sim$ 10 ps. 20 K LUTs are used in the design. The maximum latency and the dead time of the TDC is 45 ns and 30 ns respectively.

As for further optimisation of the TDC the system clock will be increased to higher frequencies in order to decrease the length of the delay line, thus reducing the resource consumption. The dead time of the TDC will also be reduced to adapt to multi-hit applications. Last but not least, Timeover-Threshold measurement ability will be integrated.

We see the future of the TDCs being implemented in general purpose FPGAs, as they are cost efficient, fast to develop and very flexible, and they can be adapted to many experiments and applications. Therefore, a new TDC module, TRB3, based on TDCs implemented in FPGAs is under development. The aim of this module is to reach a time resolution of less than 14 ps RMS and in total 256 TDC channels using 4 x 150 K LUT Lattice ECP3 FPGAs. TRB3, first to be used in real applications, will be used in several experiments, e.g. HADES, PANDA DIRC, CBM etc.

#### Cahit Ugur

#### References

- I. Fröhlich et al., A general purpose trigger and readout board for HADES and FAIR-experiments, IEEE Trans.Nucl.Sci. 55 (2008) 59-66, 15th IEEE Real Time Conference 2007 (RT 07), Batavia, Illinois, 29 Apr - 4 May 2007.
- [2] J. Christiansen, *High performance time to digital converter (HPTDC)*, Digital Microelec. Group, CERN, HPTDC manual version 2.2 for HPTDC version 1.3.
- [3] M. Traxler et al., A compact system for high precision time measurements ( < 14 ps RMS) and integrated data acquisition for a large number of channels, Journal of Instrumentation 6(12):C12004, 2011
- [4] J. Kalisz, *Review of methods for time interval measurements with picosecond resolution*, *Metrologia* **41** (2004) 17–32.
- [5] R. Szplet, J. Kalisz and Z. Jachna, A 45 ps time digitizer with a two-phase clock and dual-edge two-stage interpolation in a field programmable gate array device, Meas. Sci. Technol. 20 (2009) 025108 (11pp).
- [6] M. Bogdan et al., A 96-Channel FPGA-based Time-to-Digital Converter, Nucl. Instrum. Meth. A554:444-457,2005.
- [7] D. K. Xie, Q. C. Zhang, G. S. Qi, and D. Y. Xu, Cascading delay line time-to-digital converter with 75 ps resolution and a reduced number of delay cells, REVIEW OF SCIENTIFIC INSTRUMENTS 76 014701 (2005).
- [8] M. D. Fries and J. J. Williams, High-precision TDC in an FPGA using a 192 MHz quadrature clock, Nuclear Science Symposium Conference Record, 2002 IEEE 1:580-584 vol.1.
- [9] E. Bayer, M. Traxler, A high-resolution (<10 ps RMS) 32-Channel Time-to-Digital Converter (TDC) implemented in a Field Programmable Gate Array (FPGA), Real Time Conference (RT), 2010 17th IEEE-NPSS, Issue 24-28 May 2010, p. 1-5, Digital Object Identifier: 10.1109/RTC.2010.5750361
- [10] C. Ugur, Multi Channel High Resolution Time-to-Digital Converter Implementation on Field Programmable Gate Array, Master's Thesis - TU Darmstadt, 30 June 2010.
- [11] C. Ugur, E. Bayer, N. Kurz and M. Traxler, A 32-Channel High Resolution Time-to-Digital Converter (TDC) in a Lattice ECP2M Field-Programmable-Gate-Array (FPGA), GSI SCIENTIFIC REPORT 2010, PHN-IS-EE-09.
- [12] J. Song, Q. An, and S. Liu, A high-resolution time-to-digital converter implemented in field-programmable-gate-arrays, IEEE TRANSACTIONS ON NUCLEAR SCIENCE, VOL. 53, NO. 1, FEBRUARY 2006.
- [13] LatticeECP2/M Family Handbook, HB1003, Version 04.3, March 2009.
- [14] J. Wu and Z. Shir, The 10-ps wave union TDC: Improving FPGA TDC resolution beyond its cell delay, Nuclear Science Symposium Conference Record, 2008 IEEE.
- [15] Exploder1 Test Board.
- [16] Technical Specifications of a Category 6 UTP Cable.